# **Kylie Choi**

63A Girrahween Dr, Totara Vale Auckland 0629, New Zealand +64-021-143-6104 • kylie.c.8784@gmail.com

| OBJECTIVE  | A senior CIS Digital Design engineer &<br>A junior Web developer (Full-Stack)                                                                                                                                                           |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EDUCATION  | <tasman academies="" international="">, Auckland, New Zealand, 2017<br/>Level 7 of Multimedia<br/><kongju national="" university="">, Cheon-An, Korea, 2011 A<br/>Bachelor of electrical engineering (GPA: 4.08/4.50)</kongju></tasman> |
| EXPERIENCE | <siliconfile> Company, Bun-Dang, 2012.08.13 ~ 2016.01.15<br/>Digital Design Department (for image sensor)<br/>Timing generator of image sensors</siliconfile>                                                                           |
|            | • 2012<br>(3M CIS FSI)                                                                                                                                                                                                                  |
|            | - Verilog simulation of CIS timing generator                                                                                                                                                                                            |
|            | - Static timing analysis using Prime time                                                                                                                                                                                               |
|            | • 2013                                                                                                                                                                                                                                  |
|            | (13M STACK CIS TEST)                                                                                                                                                                                                                    |
|            | - BLC Digital design                                                                                                                                                                                                                    |
|            | <ul> <li>Verilog simulation of CIS timing generator</li> </ul>                                                                                                                                                                          |
|            | - Static timing analysis using <i>Prime time</i>                                                                                                                                                                                        |
|            | (2M CIS FSI & BSI)                                                                                                                                                                                                                      |
|            | - BLC Digital design                                                                                                                                                                                                                    |
|            | <ul> <li>Verilog simulation of CIS timing generator</li> </ul>                                                                                                                                                                          |
|            | - Static timing analysis using <i>Prime time</i>                                                                                                                                                                                        |
|            | - FPGA module TEST                                                                                                                                                                                                                      |
|            | • 2014                                                                                                                                                                                                                                  |
|            | (2M COMPACT CIS FSI)                                                                                                                                                                                                                    |
|            | - BLC Digital design                                                                                                                                                                                                                    |
|            | - Verilog simulation of CIS timing generator                                                                                                                                                                                            |
|            | - Static timing analysis using Prime time                                                                                                                                                                                               |
|            | - FPGA module TEST                                                                                                                                                                                                                      |

(13M CIS FSI)

- BLC Digital design
- Verilog simulation of CIS timing generator
- Static timing analysis using Prime time
- FPGA module TEST
- 2015 ~ 2016

(STUDY for OFFSET)

- Offset measurement as Temperature, Gain, Power for suitable dark offset

(8M CIS FSI)

- BLC Digital design
  - (Random data generator for reducing noise; fixed pattern)
- Verilog simulation of CIS timing generator
- Static timing analysis using *Prime time*
- FPGA module TEST

#### <MARU LSI> Company, Su-Won, 2011.02.01 ~ 2012.07.31

Digital Design Department (for image sensor)

Timing generator of image sensors

- 2011/02 ~ 06
  - FPGA module TEST
  - Verilog design & simulation of CIS timing generator: SVGA(WDR), SXGA(VISP,WDR(2))
    - Synthesis using Design-Compiler & Timing simulation
    - Static timing analysis using Prime time
- 2011/07 ~ 12

- Verilog design & simulation of CIS timing generator: VGA(VISP,WDR)

- 32-bit 3-wire Serial interface module
- Clock divider module (1/2, 1/4, 1/8, 1/16)
- LCC Package in Board TEST & Debugging
- 2012/01 ~ 07

- Verilog design & simulation of timing generator: X\_RAY, ENCODER

- 64-bit 3-wire Serial interface module
- Clock divider module (1/12, 1/24, 1/48, 1/96)
- LCC & CLCC & QFN Package in Board TEST & Debugging

FPGA verification board

- 2011/02 ~ 2012/05
  - Board tuning & Pin mapping
  - Alter pin assign of UCF Etc.

• Draw up specifications

## ENCODER

- Photo IC
- Signal Processor IC

# **EXPLANATION**

I am a morning person.

I start an early day. Because I start the day early, I make a what do to list so that I can have a better day with a routine. So, when I wake up, I think what I can do today. It helps speed things up.

I am a friendly person.

If I meet someone new, I can make people comfortable. Therefore, I get along well with many people who I meet on the first day. Also, I get along with customers.

#### I do not give up.

I do not give up easily. When I worked, I had a project. The deadline was too short. Most of the people said, "It is impossible to finish on time." However, I did not give up. Finally, I had finished the project before the deadline.

I have five years experiences as a CIS (CMOS Image Sensor – mobile cameras) Senior Engineer. I designed hardware functions with RTL language (Verilog & HDL).

My new challenge is web development. Although I am beginning in the web field, I believe my experience as a hardware design engineer is an advantage. In particular, I have an advanced understanding of programming languages such as PHP and javascript.

I think C language is the basis for all programming languages, whether hardware or software. Although it is applied to the web, anyone familiar with the basic principles can understand the language and use it. In addition, I think that my experience in the IoT(Internet of things) days is a great strength.

I am a hard worker and am prepared to meet the speed and diversity required for web development projects.

### SKILL

#### <EDA Tool>

нw

- Synopsys: Design Compiler, Prime Time
- Timing Simulator: Modelsim, NC-SIM
- FPGA: ISE by Xilinx

### SW

- Sublime Text
- Workbench

## <Computer skill>

- MS-office
- Adobe-series

#### <Language skill>

- Verilog
- Perl, C
- HTML, CSS
- Java, Javascript, Jquery, PHP

Thank you for reading my Career Description & Curriculum Vitae I want to work and learn more at your company.